dc.contributor.author | Pavlatos, C | en |
dc.contributor.author | Dimopoulos, A | en |
dc.contributor.author | Manis, G | en |
dc.contributor.author | Papakonstantinou, G | en |
dc.date.accessioned | 2014-03-01T01:52:41Z | |
dc.date.available | 2014-03-01T01:52:41Z | |
dc.date.issued | 2003 | en |
dc.identifier.uri | https://dspace.lib.ntua.gr/xmlui/handle/123456789/26691 | |
dc.subject | Detection Algorithm | en |
dc.subject | Field Programmable Gate Array | en |
dc.subject | Hardware Design | en |
dc.subject | Hardware Implementation | en |
dc.subject | Software Implementation | en |
dc.title | HARDWARE IMPLEMENTATION OF PAN & TOMPKINS QRS DETECTION ALGORITHM1 | en |
heal.type | journalArticle | en |
heal.publicationDate | 2003 | en |
heal.abstract | This paper presents a hardware implementation of the Pan and Tompkins QRS detection algorithm, described in Verilog HDL (Hardware Design Language). The generated source has been simulated for validation, synthesized and tested on a Xilinx FPGA (Field Programmable Gate Array) board using the European ST-T database. To the best of the authors' knowledge this is the first attempt for the | en |
Αρχεία | Μέγεθος | Μορφότυπο | Προβολή |
---|---|---|---|
Δεν υπάρχουν αρχεία που σχετίζονται με αυτό το τεκμήριο. |