dc.contributor.author |
Xydis, S |
en |
dc.contributor.author |
Skouroumounis, C |
en |
dc.contributor.author |
Pekmestzi, K |
en |
dc.contributor.author |
Soudris, D |
en |
dc.contributor.author |
Economakos, G |
en |
dc.date.accessioned |
2014-03-01T02:52:24Z |
|
dc.date.available |
2014-03-01T02:52:24Z |
|
dc.date.issued |
2010 |
en |
dc.identifier.uri |
https://dspace.lib.ntua.gr/xmlui/handle/123456789/35892 |
|
dc.subject |
Design Space |
en |
dc.title |
Designing efficient DSP datapaths through compiler-in-the-loop exploration methodology |
en |
heal.type |
conferenceItem |
en |
heal.identifier.primary |
10.1109/ISCAS.2010.5537090 |
en |
heal.identifier.secondary |
http://dx.doi.org/10.1109/ISCAS.2010.5537090 |
en |
heal.publicationDate |
2010 |
en |
heal.abstract |
This paper proposes a compiler-in-the-loop exploration framework during architectural DSP synthesis. We extend the conventional design space, considering code level transformations together with architectural level optimizations and their impact on the scheduled datapath. We show that the proposed methodology explores the design space more globally in comparison with existing methods. New trade-off points are revealed and Pareto curve shifting towards |
en |
heal.journalName |
IEEE International Symposium on Circuits and Systems |
en |
dc.identifier.doi |
10.1109/ISCAS.2010.5537090 |
en |